## CME2206 LAB 3 4-Bit BUS Structure

Design a 4-bit BUS Structure by using a Decoder and Multiplexers as shown in the figures below. Before designing, you had better to read "Preliminary Reading- Common Bus System" at the end of this document.



## **Preliminary Reading – Common Bus System**

## 4-3 - Bus and Memory Transfers

A typical digital computer has many registers, and paths must be provided to transfer information from one register to another. The number of wires will be excessive if separate lines are used between each register and all other registers in the system. A more efficient scheme for transferring information between registers in a multiple-register configuration is a common bus system. A bus structure consists of a set of common lines, one for each bit of a register, through which binary information is transferred one at a time. Control signals determine which register is selected by the bus during each particular register transfer.

One way of constructing a common bus system is with **multiplexers**. The multiplexers select the source register whose binary information is then placed on the bus. The construction of a bus system for four registers is shown in **Figure 4.3**. Each register has four bits, numbered 0 through 3. The bus consists of four  $4 \times 1$  multiplexers each having four data inputs, 0 through 3, and two selection inputs,  $S_1$  and  $S_0$ . In order not to complicate the diagram with 16 lines crossing each other, we use labels to show the connections from the outputs of the registers to the inputs of the multiplexers. For example, output 1 of register A is connected to input 0 of MUX 1 because this input is labeled A1. The diagram shows that the bits in the same significant position in each register are connected to the data inputs of one multiplexer to form one line of the bus. Thus MUX 0 multiplexes the four 0 bits of the registers, MUX 1 multiplexes the four 1 bits of the registers, and similarly for the other two bits.

The two selection lines  $S_1$  and  $S_0$  are connected to the selection inputs of all four multiplexers. The selection lines choose the four bits of one register and transfer them into the four-line common bus. When  $S_1S_0=00$ , the 0 data inputs of all four multiplexers are selected and applied to the outputs that form the bus. This causes the bus lines to receive the content of register A since the outputs of this register are connected to the 0 data inputs of the multiplexers. Similarly, register B is selected if  $S_1S_0=01$ , and so on. **Table 4.2** shows the register that is selected by the bus for each of the four possible binary value of the selection lines.

In general, a bus system will multiplex k registers of n bits each to produce an n-line common bus. The number of multiplexers needed to construct the bus is equal to n, the number of bits in each register. The size of each multiplexer must be k x 1 since it multiplexes k data lines. For example, a common bus for eight registers of 16 bits each requires 16 multiplexers, one for each line in the bus. Each multiplexer must have eight data input lines and three selection lines to multiplex one significant bit in the eight registers. The transfer of information from a bus into one of many destination registers can be accomplished by connecting the bus lines to the inputs of all destination registers and activating the load control of the particular destination register selected. The symbolic statement for a bus transfer may mention the bus or its presence may be implied in the statement.

When the bus is includes in the statement, the register transfer is symbolized as follows:

BUS 
$$\leftarrow$$
 C, R1  $\leftarrow$  BUS

The content of register C is placed on the bus, and the content of the bus is loaded into register R1 by activating its load control input. If the bus is known to exist in the system, it may be convenient just to show the direct transfer.

## R1 ← C

From this statement the designer knows which control signals must be activated to produce the transfer through the bus.

**Resource**: Mano M.M., Chapter 4 – "Register Transfer and Microoperations" in *Computer System Architecture*, 3rd ed.



Figure 4.3 - Bus system for four registers

| S <sub>1</sub> | So | Register selected |
|----------------|----|-------------------|
| 0              | 0  | Α                 |
| 0              | 1  | В                 |
| 1              | 0  | С                 |
| 1              | 1  | D                 |

Table 4.2 - Function Table for Bus